“…As a result, the worst-case fractional spur was reduced to −56 dBc with an rms jitter of 1.98 ps, while burning 670 μW. To further improve the INL of the DTC, a DAC-based constant-slope DTC architecture can be considered [6], [17], [21], [22]. In [6], the ADPLL using an isolated DAC-based constant-slope DTC with sub-1 ps INL achieves a worst-case fractional spur of −56 dBc and rms jitter of 0.53 ps, while consuming 980 μW, resulting in an excellent FoM of −246 dB.…”