2019
DOI: 10.1109/jssc.2019.2939663
|View full text |Cite
|
Sign up to set email alerts
|

A 31-$\mu$ W, 148-fs Step, 9-bit Capacitor-DAC-Based Constant-Slope Digital-to-Time Converter in 28-nm CMOS

Abstract: This article proposes a power-efficient highly linear capacitor-array-based digital-to-time converter (DTC) using a charge redistribution constant-slope approach. A fringecapacitor-based digital-to-analog converter (C-DAC) array is used to regulate the starting supply voltage of the constant discharging slope fed to a fixed-threshold comparator. The DTC operation mechanism is analyzed and design tradeoffs are investigated. The proposed DTC consumes merely 31 µW from a 1-V supply when clocked at 40 MHz, while a… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
15
0

Year Published

2021
2021
2024
2024

Publication Types

Select...
5
2

Relationship

2
5

Authors

Journals

citations
Cited by 33 publications
(15 citation statements)
references
References 27 publications
0
15
0
Order By: Relevance
“…By merging (22) and ( 23), we can find the total SNR as Using (25) and for a 12-bit 16-channel TI ADC with an input frequency of f in = 3.2 GHz (outlined as the "case-study" hereafter 2 ), a constraint of an SNR degradation lower than 1.5 dB imposes σ ∆T < 11.5 fs.…”
Section: The Effect Of Timing Mismatchmentioning
confidence: 99%
See 3 more Smart Citations
“…By merging (22) and ( 23), we can find the total SNR as Using (25) and for a 12-bit 16-channel TI ADC with an input frequency of f in = 3.2 GHz (outlined as the "case-study" hereafter 2 ), a constraint of an SNR degradation lower than 1.5 dB imposes σ ∆T < 11.5 fs.…”
Section: The Effect Of Timing Mismatchmentioning
confidence: 99%
“…1) Analog: Analog correction of the timing error is usually performed using a variable-delay line (VDL). A VDL is basically a digital-to-time converter (DTC) that delays the input clock by a certain amount that is controlled by a digital code [25] [26]. To adjust the skewed clocks of the sub-ADCs of a TI ADC, each clock signal is delayed by a VDL placed just before the sampling switch of the corresponding sub-ADC.…”
Section: B Correctionmentioning
confidence: 99%
See 2 more Smart Citations
“…As a result, the worst-case fractional spur was reduced to −56 dBc with an rms jitter of 1.98 ps, while burning 670 μW. To further improve the INL of the DTC, a DAC-based constant-slope DTC architecture can be considered [6], [17], [21], [22]. In [6], the ADPLL using an isolated DAC-based constant-slope DTC with sub-1 ps INL achieves a worst-case fractional spur of −56 dBc and rms jitter of 0.53 ps, while consuming 980 μW, resulting in an excellent FoM of −246 dB.…”
Section: Introductionmentioning
confidence: 99%