2021
DOI: 10.3233/apc210075
|View full text |Cite
|
Sign up to set email alerts
|

Design and Performance Analysis of Low Power High Speed Adder and Multiplier Using MTCMOS in 90nm, 70nm, 25nm and 18nm Regime

Abstract: Nowadays, VLSI technology mainly focused on High-Speed Propagation and Low Power Consumption. Addition is an important arithmetic operation which plays a major role in digital application. Adder is act as an important role in the applications of signal processing, in memory access address generation and Arithmetic Logic Unit. When the number of transistors increases in system designs, makes to increase power and complexity of the circuit. One of the dominant factors is power reduction in low power VLSI technol… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2022
2022
2023
2023

Publication Types

Select...
6

Relationship

1
5

Authors

Journals

citations
Cited by 7 publications
(1 citation statement)
references
References 9 publications
0
1
0
Order By: Relevance
“…In Type-2 decision-making, we propose a general framework with a figure. Readers can look in for recent papers [13][14][15][16].…”
Section: Introductionmentioning
confidence: 99%
“…In Type-2 decision-making, we propose a general framework with a figure. Readers can look in for recent papers [13][14][15][16].…”
Section: Introductionmentioning
confidence: 99%