2010
DOI: 10.1016/j.mejo.2010.06.005
|View full text |Cite
|
Sign up to set email alerts
|

Optimization of the wire grid size for differential routing: Analysis and impact on the power-delay-area tradeoff

Abstract: a b s t r a c tIn this paper, the impact of the wire grid size on the power-delay-area tradeoff of VLSI digital circuits with differential routing is analyzed. To this aim, the differential MOS current-mode logic (MCML) is adopted as reference logic style, and a complete differential design flow is used. Analysis shows that the choice of the grid size in differential routing has a much stronger impact on the power-delay-area tradeoff, compared to the usual single-ended case. Hence, the grid size is an importan… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2013
2013
2020
2020

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
references
References 16 publications
0
0
0
Order By: Relevance