2024
DOI: 10.1049/ell2.13107
|View full text |Cite
|
Sign up to set email alerts
|

A 0.9 V high‐speed dynamic bias latch‐type comparator employing a voltage‐controlled delay line

Feng Tai,
Yige Liu,
Puyi Bai
et al.

Abstract: This paper presents a novel dynamic bias latch‐type comparator combined with a voltage‐controlled delay line (VCDL), designed specifically for low‐power and low‐noise applications in high‐speed analog‐to‐digital converters (ADCs). The incorporation of the VCDL precedes the dynamic bias amplifier in the proposed comparator, thereby achieving a balance between energy efficiency and high‐speed operation. This innovative design enhances the input common voltage of the dynamic bias amplifier through the utilization… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2024
2024
2024
2024

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 9 publications
(32 reference statements)
0
0
0
Order By: Relevance