2023
DOI: 10.1587/elex.20.20230369
|View full text |Cite
|
Sign up to set email alerts
|

A 12-bit 2.32GS/s pipelined/SAR hybrid ADC with a high-linearity input buffer

Xuehao Guo,
Zhiyang Li,
Hao Fang
et al.

Abstract: This paper presents a 12-bit 2.32 GS/s time-interleaved pipelined/successive-approximation register (SAR) hybrid analog-todigital converter (ADC) implemented in 28 nm CMOS. To achieve highlinearity at several GS/s, a pseudo-differential push-pull input buffer with floating-body technique is proposed. A pipelined/SAR hybrid architecture with dual-channel sampling multiplying digital-to-analog converter (MDAC) and one shared flash sub-ADC is used exploiting a simple calibration. The ADC achieves a signal-to-nois… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2024
2024
2024
2024

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 31 publications
0
0
0
Order By: Relevance