Abstract:This paper presents a 21.3-24.5 Gb/s phase locked loop (PLL)-based reference-less clock and data recovery (CDR) circuit. A cascode-coupled technique is used in the design of the quadrature voltagecontrolled oscillator (VCO), which eliminates the phenomenon of dualmode oscillation, provides a stable phase sequence for frequency acquisition and ensures the correct loop locking. The dual loop topology is adopted to realize a wide frequency acquisition range and an autonomous transition from frequency locking to p… Show more
Set email alert for when this publication receives citations?
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.