2006 13th IEEE International Conference on Electronics, Circuits and Systems 2006
DOI: 10.1109/icecs.2006.379957
|View full text |Cite
|
Sign up to set email alerts
|

A 3-bits DDS Oriented Low Power Consumption 15 GHz Phase Accumulator in a 0.25 μm BiCMOS SiGe:C Technology

Abstract: A 3 bits -0.25 µm BiCMOS SiGe:C accumulator operating up to 15 GHz clock frequency is presented. It is based on a high-speed and low-power three-levels BiCMOS logic which is used to implement the 1 bit full-adder and the D-flip-flop latch-up register. With this technique, the dissipated power is reduced by 30% over the usual four-levels series logic. The circuit integrates 203 (without buffers, 230 with) transistors and dissipates 67 mW (without buffers, 119 with) from a 2.7 V supply.

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2011
2011
2017
2017

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
(1 citation statement)
references
References 7 publications
0
1
0
Order By: Relevance
“…1. In DDFS designs, many improvements are revealed to achieve better spectral performance [8], lower power dissipation [9], [10], higher frequency resolution [11] and smaller required area [12]- [14]. This paper presents a high resolution, LUT based DDFS design on VHDL.…”
Section: Introductionmentioning
confidence: 99%
“…1. In DDFS designs, many improvements are revealed to achieve better spectral performance [8], lower power dissipation [9], [10], higher frequency resolution [11] and smaller required area [12]- [14]. This paper presents a high resolution, LUT based DDFS design on VHDL.…”
Section: Introductionmentioning
confidence: 99%