2013 IEEE International Symposium on Circuits and Systems (ISCAS2013) 2013
DOI: 10.1109/iscas.2013.6572134
|View full text |Cite
|
Sign up to set email alerts
|

A 40nm 1.0Mb pipeline 6T SRAM with variation-tolerant Step-Up Word-Line and Adaptive Data-Aware Write-Assist

Abstract: We present a 1.0Mb pipeline 6T SRAM in 40nm Low-Power CMOS technology. The design employs a variationtolerant Step-Up Word-Line (SUWL) to improve the Read Static Noise Margin (RSNM) without compromising the Read performance and Write-ability. The Write-ability is further enhanced by an Adaptive Data-Aware Write-Assist (ADAWA) scheme. The 1.0Mb test chip operates from 1.5V to 0.7V, with operating frequency of 800MHz@1.2V and 25 o C. The measured power consumption is 23.21mW (Active)/2.42mW (Leakage) at 1.2V, TT… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2014
2014
2014
2014

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 5 publications
0
0
0
Order By: Relevance