ISLPED '05. Proceedings of the 2005 International Symposium on Low Power Electronics and Design, 2005. 2005
DOI: 10.1109/lpe.2005.195487
|View full text |Cite
|
Sign up to set email alerts
|

A 9.5mW 4GHz WCDMA frequency synthesizer in 0.13/spl mu/m CMOS

Abstract: A 4GHz integer-N frequency synthesizer is realized in a 0.13pm CMOS technology. It has a 400kHz reference frequency and 40kHz loop bandwidth such that 2GHz quadrature LO signals can be generated after a divide-by-two, with channel raster of 200kHz. The measured in-band phase noise is -74dBcMz @4kHz offset. A self-regulated charge pump is proposed to improve matching as well as charge sharing. Reference spurs are thereby kept below -55dBc over the VCO tuning voltage from rail to rail.The requirements for UMTS t… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 9 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?