2017
DOI: 10.14569/ijacsa.2017.080318
|View full text |Cite
|
Sign up to set email alerts
|

A Bus Arbitration Scheme with an Efficient Utilization and Distribution

Abstract: Abstract-Computer designers utilize the recent huge advances in Very Large Scale Integration (VLSI) to place several processors on the same chip die to get Chip Multiprocessor (CMP). The shared bus is the most common media used to connect these processors with each other and with the shared resources. Distributing the shared bus among the contention processors represents a critical issue that affects overall performance of the CMP. Optimal utilization with fair distribution of the shared bus represents another… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2020
2020
2023
2023

Publication Types

Select...
3
2

Relationship

0
5

Authors

Journals

citations
Cited by 6 publications
(1 citation statement)
references
References 10 publications
0
1
0
Order By: Relevance
“…It gives the system a better and wider option to address the arbitration for its bus master processors. It is implanted using an efficient algorithm for efficient arbitration and ensures optimized grant signal generation logic to allow faster hardware access to the processors [5] [6]. In AMBA bus master operation, processors use HBUSREQ1, HBUSREQ2, and HBUSREQ3.…”
Section: Multiprocessors Arbitration Schemementioning
confidence: 99%
“…It gives the system a better and wider option to address the arbitration for its bus master processors. It is implanted using an efficient algorithm for efficient arbitration and ensures optimized grant signal generation logic to allow faster hardware access to the processors [5] [6]. In AMBA bus master operation, processors use HBUSREQ1, HBUSREQ2, and HBUSREQ3.…”
Section: Multiprocessors Arbitration Schemementioning
confidence: 99%