The 2021 ACM/SIGDA International Symposium on Field-Programmable Gate Arrays 2021
DOI: 10.1145/3431920.3439291
|View full text |Cite
|
Sign up to set email alerts
|

A Framework for Customizable FPGA-based Image Registration Accelerators

Abstract: Image Registration is a highly compute-intensive optimization procedure that determines the geometric transformation to align a floating image to a reference one. Generally, the registration targets are images taken from different time instances, acquisition angles, and/or sensor types. Several methodologies are employed in the literature to address the limiting factors of this class of algorithms, among which hardware accelerators seem the most promising solution to boost performance. However, most hardware i… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
15
0

Year Published

2021
2021
2024
2024

Publication Types

Select...
4
3

Relationship

3
4

Authors

Journals

citations
Cited by 15 publications
(15 citation statements)
references
References 32 publications
0
15
0
Order By: Relevance
“…As future works, we will improve the parser to define design space more broadly in terms of code transformations [16] and parameter optimization for a further boost. We plan to support newer languages, such as Chisel [2] or SpinalHDL [3], that offer a convenient way for highly parametrizable hardware or to support high-level synthesis approaches for fast architecture choices explorations [35]. Currently, Dovado lacks in run-time performance modeling of RTL modules.…”
Section: Discussionmentioning
confidence: 99%
“…As future works, we will improve the parser to define design space more broadly in terms of code transformations [16] and parameter optimization for a further boost. We plan to support newer languages, such as Chisel [2] or SpinalHDL [3], that offer a convenient way for highly parametrizable hardware or to support high-level synthesis approaches for fast architecture choices explorations [35]. Currently, Dovado lacks in run-time performance modeling of RTL modules.…”
Section: Discussionmentioning
confidence: 99%
“…In this configuration, the most employed metrics are cross-correlation, mean square error, and mutual information [1] or its normalized version with nonparametric Parzen windows [14]. As for the optimization [6] Open Full Toolchain SimpleElastix [17] Open Full Toolchain HW GPU [21] Open Full Single Configuration GPU [22] Open Full Single Configuration GPU [24] Open Full Single Configuration GPU [23] Open Full Single Configuration FPGA [7] Closed Full Single Configuration FPGA [19] Closed Full Single Configuration FPGA [27] Closed Full Single Configuration FPGA [10] Open Full Single Configuration Faber (this work) Open Partial Toolchain algorithms, evolutionary strategies [15] and Powell's method [16] are among the most used ones [1]. These components properly combined generate a registration pipeline that can be tailored to various applications.…”
Section: Context Definitionmentioning
confidence: 99%
“…Nevertheless, it requires programming knowledge and a deep understanding of the algorithm to tune the hyperparameters. On the other hand, hardware (HW) accelerators are gaining traction as an alternative for higher performance and energy efficiency with two main approaches: GPUbased and FPGA-based [3], [7], [8], [9], [10], [11], [12]. The former is a valuable solution when images, particularly volumes, are involved, but it lacks energy efficiency.…”
Section: Introductionmentioning
confidence: 99%
See 1 more Smart Citation
“…FPGAs have been designed to perform image registration of medical images as well. Specific processes as affine transformations or mutual information calculations can be accelerated during real-time image registration, implementing the algorithms in FPGAs [126,127]. Nevertheless, recently, Mondal and Banerjee proposed an efficient and complete hardware-based image registration [128].…”
Section: Fpga In Medical Imagingmentioning
confidence: 99%