2011 IEEE Radio Frequency Integrated Circuits Symposium 2011
DOI: 10.1109/rfic.2011.5940668
|View full text |Cite
|
Sign up to set email alerts
|

A fully integrated 96GHz 2×2 focal-plane array with On-Chip antenna

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
2
0

Year Published

2011
2011
2020
2020

Publication Types

Select...
3
2

Relationship

1
4

Authors

Journals

citations
Cited by 5 publications
(2 citation statements)
references
References 6 publications
0
2
0
Order By: Relevance
“…2 [12]. Each RX employs a local frequency tripler whose input is fed by a central on-chip 32 GHz PLL shared among the four RXs with the PLL's output placed at the center of the chip.…”
Section: System Architecturesmentioning
confidence: 99%
“…2 [12]. Each RX employs a local frequency tripler whose input is fed by a central on-chip 32 GHz PLL shared among the four RXs with the PLL's output placed at the center of the chip.…”
Section: System Architecturesmentioning
confidence: 99%
“…One way to reduce the exclusive use area of the antenna and the low fill requirement is to use EM duality [17] to create a slot dual of a wire antenna, such as a slot dipole or folded slot dipole [18], as shown in Fig. 1.…”
Section: Introductionmentioning
confidence: 99%