ESSCIRC 2014 - 40th European Solid State Circuits Conference (ESSCIRC) 2014
DOI: 10.1109/esscirc.2014.6942086
|View full text |Cite
|
Sign up to set email alerts
|

A fully integrated Class-D amplifier in 40nm CMOS with dynamic cascode bias and load current sensing

Abstract: To address in the same time high efficiency, high output power and high complexity functions for Signal Processing systems, the partitioning tends to integrate in the same chip some functions of the digital (like DSP) and audio amplifiers (like Class-D) in a deep submicron technology. To fulfill high output power demand without compromising the device's reliability constraints, the amplifier power-stage use cascoded structure. In this paper a new design aimed to decrease the power stage consumption adapting th… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 7 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?