The 2004 47th Midwest Symposium on Circuits and Systems, 2004. MWSCAS '04.
DOI: 10.1109/mwscas.2004.1353884
|View full text |Cite
|
Sign up to set email alerts
|

A generalized methodology for low-error and area-time efficient fixed width booth multipliers

Abstract: In this paper, we extend our generalized methodology for designing a lower-error and area-time efficient 2's-complement fixed-width Booth multiplier that receives two n-bit numbers and produces an n-bit product. The generalized methodology involving three steps results in several better error-compensation biases. These better error-compensation biases can be mapped to low-error fixed-width Booth multipliers suitable for VLSI implementation. Finally, we successfully apply the proposed fixed-width Booth multipli… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
references
References 9 publications
(3 reference statements)
0
0
0
Order By: Relevance