2007
DOI: 10.1109/tcsi.2007.902414
|View full text |Cite
|
Sign up to set email alerts
|

A High-Speed Low-Voltage Phase Detector for Clock Recovery From NRZ Data

Abstract: A novel topology of phase detector (PD) for applications in clock recovery systems from nonreturn-to-zero data is presented in this paper. The PD operates directly on the data stream, without requiring preprocessing, and behaves like a sampling-type PD, providing a sinusoidal phase characteristic. The triple-tail cell principle is exploited to obtain a circuit topology suitable to lowvoltage high-speed applications, with a very simple structure and thus limited jitter generation. A model is proposed to underst… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2009
2009
2016
2016

Publication Types

Select...
4
1

Relationship

0
5

Authors

Journals

citations
Cited by 6 publications
references
References 28 publications
0
0
0
Order By: Relevance