2018
DOI: 10.1016/j.microrel.2018.07.089
|View full text |Cite
|
Sign up to set email alerts
|

A new multitime programmable non-volatile memory cell using high voltage NMOS

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2021
2021
2022
2022

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
(1 citation statement)
references
References 10 publications
0
1
0
Order By: Relevance
“…[1][2][3][4][5][6] The key advantage of logic NVM solutions over traditional eNVM methods is that they are completely compliant with CMOS logic processes, which results in lower costs and improved integration flexibility. [7][8][9][10][11][12][13][14][15] The scaling of CMOS drives the improvement of performance and cost reduction for a number of applications. [16][17][18] However, uncontrollable short channel effects has become one of the main challenges that conventional planar MOSFETs faces beyond technology nodes scales beyond 20 nm.…”
Section: Introductionmentioning
confidence: 99%
“…[1][2][3][4][5][6] The key advantage of logic NVM solutions over traditional eNVM methods is that they are completely compliant with CMOS logic processes, which results in lower costs and improved integration flexibility. [7][8][9][10][11][12][13][14][15] The scaling of CMOS drives the improvement of performance and cost reduction for a number of applications. [16][17][18] However, uncontrollable short channel effects has become one of the main challenges that conventional planar MOSFETs faces beyond technology nodes scales beyond 20 nm.…”
Section: Introductionmentioning
confidence: 99%