2023
DOI: 10.21203/rs.3.rs-2483739/v1
|View full text |Cite
Preprint
|
Sign up to set email alerts
|

A PAM4 transceiver design scheme with threshold adaptive and tap adaptive

Abstract: To meet the demand of low bit error rate (BER) and high bandwidth for high-speed links, a reliable 112Gb/s four-level pulse amplitude modulation (PAM4) transceiver design scheme with adaptive threshold voltage and adaptive decision feedback equalizer (DFE) is proposed in this paper. In this scheme, three continuous time linear equalizers (CTLE) at the front end of receiver are used to compensate the high-frequency, mid-frequency and low-frequency signals respectively, and the variable gain amplifier (VGA) and … Show more

Help me understand this report
View published versions

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 16 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?