2022
DOI: 10.36227/techrxiv.19071095.v1
|View full text |Cite
Preprint
|
Sign up to set email alerts
|

A Pipelined Algorithm and Area-Efficient Architecture for Serial Real-Valued FFT

Abstract: <div><div>In this brief, we present a novel pipelined architecture for real-valued fast Fourier transform (RFFT), which is dedicated to processing serial input data. </div><div> An optimized algorithm of the stage division for RFFT is proposed to achieve an area-efficient RFFT computing structure with full hardware utilization.</div><div> A single path butterfly (SBF) and a real rotator are merged into one processing element (PE) in each stage except the last s… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 13 publications
(20 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?