2011
DOI: 10.1109/jssc.2011.2109432
|View full text |Cite
|
Sign up to set email alerts
|

A Quad-Band GSM/GPRS/EDGE SoC in 65 nm CMOS

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
2
1

Citation Types

0
11
0

Year Published

2014
2014
2020
2020

Publication Types

Select...
3
2
2

Relationship

0
7

Authors

Journals

citations
Cited by 31 publications
(11 citation statements)
references
References 12 publications
0
11
0
Order By: Relevance
“…Since this work is the first reported E-EDGE solution, comparison is only possible for the voice sensitivity (testcase 1). The sensitivity performance of our E-EDGE solution lies in a competitive range and shows better sensitivity than [20], [1], [21]. Our system shows a sensitivity of 1.2 dB below the transceiver of [22], which reports a sensitivity of 113 dBm (Class II RBER) and is based on a noise figure of 2.4 dB, while our RF-IC has a noise figure of 4 dB [17] including front-end insertion loss.…”
Section: Performance Measurement Resultsmentioning
confidence: 99%
“…Since this work is the first reported E-EDGE solution, comparison is only possible for the voice sensitivity (testcase 1). The sensitivity performance of our E-EDGE solution lies in a competitive range and shows better sensitivity than [20], [1], [21]. Our system shows a sensitivity of 1.2 dB below the transceiver of [22], which reports a sensitivity of 113 dBm (Class II RBER) and is based on a noise figure of 2.4 dB, while our RF-IC has a noise figure of 4 dB [17] including front-end insertion loss.…”
Section: Performance Measurement Resultsmentioning
confidence: 99%
“…For digital baseband processing in the PHY a DSP with a number of accelerators is employed. The latest publications on GSM/EDGE transceivers tend towards SoC implementations including RF, digital baseband, application CPU, and peripherals [5,6]. Commercially available products (e.g.…”
Section: Iotmentioning
confidence: 99%
“…However, power consumption is high. Indeed [6] claims to draw 232 mW and [5] 310 mW in transmit mode. In receive mode [5] gets as low as 176 mW.…”
Section: Iotmentioning
confidence: 99%
“…However, under process, voltage, and temperature (PVT) variations, mismatch between the digital filter and the analog PLL will lead to degraded modulation accuracy. Hence, several techniques have been proposed to tackle this digital-analog mismatch [7]- [10].…”
Section: Introductionmentioning
confidence: 99%
“…In [7], a scalable charge pump current was employed to compensate the loop gain error. Based on an over-damped, second-order loop filter PLL structure approximation, the PLL bandwidth was proportional to the product of loop resistance, and VCO sensitivity [18].…”
Section: Introductionmentioning
confidence: 99%