2015 IEEE 22nd International Symposium on the Physical and Failure Analysis of Integrated Circuits 2015
DOI: 10.1109/ipfa.2015.7224432
|View full text |Cite
|
Sign up to set email alerts
|

A sample preparation methodology to reduce sample edge unevenness and improve efficiency in delayering the 20-nm node IC chips

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1

Citation Types

0
4
0

Year Published

2018
2018
2023
2023

Publication Types

Select...
4
1

Relationship

0
5

Authors

Journals

citations
Cited by 5 publications
(4 citation statements)
references
References 3 publications
0
4
0
Order By: Relevance
“…Scanning electron microscopy (SEM) images, alternated with delayering, reveal the device's physical layout at each level, including vias and metal layers that form the physical structure of the IC. The practices related to this type of analysis are highly complex and often require significant specialized experience to yield meaningful results [68][69][70].…”
Section: Traditional Hardware Security Strategiesmentioning
confidence: 99%
“…Scanning electron microscopy (SEM) images, alternated with delayering, reveal the device's physical layout at each level, including vias and metal layers that form the physical structure of the IC. The practices related to this type of analysis are highly complex and often require significant specialized experience to yield meaningful results [68][69][70].…”
Section: Traditional Hardware Security Strategiesmentioning
confidence: 99%
“…Figure 1 shows a schematic plot of semiconductor fabrication for wafers that can be classified into a front-end-of-line (FEOL) step, indicated by the white regions with interior brown segments, and back-end-of-line (BEOL) steps, indicated by the purple and yellow regions with interior brown segments [9]. These are the production phase steps.…”
Section: Introductionmentioning
confidence: 99%
“…As a result of the barrier metal's good capacity for adhesion to Cu seed crystals, it also ensures the filling of the grooves of the BEOL phase with the deposited copper [17]. A schematic plot of semiconductor fabrication for wafers that can be classified as including front-end-of-line (FEOL) production steps, in white, and back-end-of-line (BEOL) steps, indicated by the purple and yellow regions [9].…”
Section: Introductionmentioning
confidence: 99%
“…However, if the sample comes with the accidental damage or the naturally generated edge rounding during the delayering, the problems have to be fixed to restore the sample to the former condition before the polishing is continued to the target layer. The common problems encountered in the delayering include sample cracks, polishing scratches, and surface unevenness [2][3][4][5][6]. The sample cracks refer to the sample die breaking into pieces due to chipping, dropping or crushing, which would pose great challenges to the following polishing if the crack lines extend ASTESJ ISSN: 2415-6698 across the defect area.…”
Section: Introductionmentioning
confidence: 99%