2023
DOI: 10.11591/ijece.v13i6.pp6118-6130
|View full text |Cite
|
Sign up to set email alerts
|

A survey of scan-capture power reduction techniques

Vijay Sontakke,
John Dickhoff

Abstract: With the advent of sub-nanometer geometries, integrated circuits (ICs) are required to be checked for newer defects. While scan-based architectures help detect these defects using newer fault models, test data inflation happens, increasing test time and test cost. An automatic test pattern generator (ATPG) exercise’s multiple fault sites simultaneously to reduce test data which causes elevated switching activity during the capture cycle. The switching activity results in an IR drop exceeding the devices under … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2024
2024
2024
2024

Publication Types

Select...
1
1

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
(1 citation statement)
references
References 46 publications
0
1
0
Order By: Relevance
“…Discrete logic gates and memories are the two main components of a typical chip. Many techniques have been presented to limit toggling during logic testing, and their study is presented in [74] and [75]. Since memories occupy a significant portion of the chip area, control of toggling during memory testing is also required.…”
Section: Low Power Mbistmentioning
confidence: 99%
“…Discrete logic gates and memories are the two main components of a typical chip. Many techniques have been presented to limit toggling during logic testing, and their study is presented in [74] and [75]. Since memories occupy a significant portion of the chip area, control of toggling during memory testing is also required.…”
Section: Low Power Mbistmentioning
confidence: 99%