2022
DOI: 10.48550/arxiv.2203.06523
|View full text |Cite
Preprint
|
Sign up to set email alerts
|

A time-fractional dual-phase-lag framework to investigate transistors with TMTC channels (TiS3, In4Se3) and size-dependent properties

Abstract: In this study, a time fractional dual-phase-lag model with temperature jump boundary condition as a choice for the Fourier's law replacement in thermal modeling of transistors, is utilized. In more details, the numerical simulation of heat transfer in newly proposed TMTC field effect transistors using fractional DPL equation has been investigated. Moreover, the Caputo fractional derivative is employed to formulate the finite difference scheme for discretization of the fractional DPL model. In order to obtain m… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 40 publications
(63 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?