2010
DOI: 10.1016/j.parco.2010.04.001
|View full text |Cite
|
Sign up to set email alerts
|

Acceleration of hierarchical Bayesian network based cortical models on multicore architectures

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
0
0

Year Published

2011
2011
2019
2019

Publication Types

Select...
4

Relationship

0
4

Authors

Journals

citations
Cited by 4 publications
(2 citation statements)
references
References 29 publications
0
0
0
Order By: Relevance
“…The H. 264 The main conclusion is that H.264/AVC decoding of HD (and beyond) video is a big challenge for high performance general purpose processors because it presents a tremendous amount of data that needs to be processed in real-time but not as regular as it has been with other video codecs. H.264/AVC has new kernels, some of them computationally intensive, some with demanding memory access patterns and some with high branch misprediction rates.…”
Section: Discussionmentioning
confidence: 99%
See 1 more Smart Citation
“…The H. 264 The main conclusion is that H.264/AVC decoding of HD (and beyond) video is a big challenge for high performance general purpose processors because it presents a tremendous amount of data that needs to be processed in real-time but not as regular as it has been with other video codecs. H.264/AVC has new kernels, some of them computationally intensive, some with demanding memory access patterns and some with high branch misprediction rates.…”
Section: Discussionmentioning
confidence: 99%
“…The main "walls" are interrelated as shown in Figure 1.3 [264]. For example, an increase in frequency will lead to an increase in the penalties due to ILP support; an increase in the miss penalty for accessing memory and an increase in the dynamic power.…”
Section: Figure 13: Relationship Between Different "Walls" In Process...mentioning
confidence: 99%