2020
DOI: 10.1109/tcad.2020.2983132
|View full text |Cite
|
Sign up to set email alerts
|

An Algorithm for the Search of a Low Capacitor Count DAC Switching Scheme for SAR ADCs

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
2
1

Citation Types

0
5
0

Year Published

2023
2023
2024
2024

Publication Types

Select...
3
2

Relationship

0
5

Authors

Journals

citations
Cited by 5 publications
(5 citation statements)
references
References 12 publications
0
5
0
Order By: Relevance
“…A novel LSB-frst algorithm [94] has reduced the power consumption to 60.8 nW and enhanced the linearity (SFDR) to 70.6 dB, as presented in Table 7, in 65 nm CMOS technology. Likewise, the proposed modifed algorithm [100] has diminished the power consumption of SAR ADC to 318.2 nW.…”
Section: Fom W � P Adcmentioning
confidence: 96%
See 4 more Smart Citations
“…A novel LSB-frst algorithm [94] has reduced the power consumption to 60.8 nW and enhanced the linearity (SFDR) to 70.6 dB, as presented in Table 7, in 65 nm CMOS technology. Likewise, the proposed modifed algorithm [100] has diminished the power consumption of SAR ADC to 318.2 nW.…”
Section: Fom W � P Adcmentioning
confidence: 96%
“…Furthermore, the CDAC reference voltage switching schemes can decrease the power supply voltage and increase the speed of the conversion process . Moreover, the diferent algorithm schemes can diminish the number of iterations for the conversion process [90][91][92][93][94][95][96][97][98][99][100]. In addition, the SAR ADC architecture is suitable for fne CMOS processes [101].…”
Section: Sar Adc Architecturementioning
confidence: 99%
See 3 more Smart Citations