Proceedings of the 2nd International Conference on Computer Science and Electronics Engineering (ICCSEE 2013) 2013
DOI: 10.2991/iccsee.2013.1
|View full text |Cite
|
Sign up to set email alerts
|

An on-Chip Clock Controller for Testing Fault in System on Chip

Abstract: In this paper, an on-chip clock (OCC) controller with bypass function based on an internal phase-locked loop (PLL) is designed to test the faults in system on chip (SOC), such as the transition-delay faults and the stuck-at faults. A clock chain logic which can eliminate the metastable state is realized to generate an enable signal for the OCC controller, and then, the test pattern is generated by the automatic test pattern generation (ATPG) tools. Next, the scan test pattern is simulated by the Synopsys tool … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2021
2021
2022
2022

Publication Types

Select...
3
1

Relationship

0
4

Authors

Journals

citations
Cited by 4 publications
(1 citation statement)
references
References 11 publications
0
1
0
Order By: Relevance
“…Additionally, for at-speed testing, the on-chip clock controller (OCC) has been extensively used in the industry to obtain accurate testing results with low-cost automated test equipment (ATE). At-speed testing [17] is a good method, but the test method of the full-speed test requires a built-in test circuit (design for testability), which requires more design pre-work.…”
Section: New Unbalanced Testing Schemementioning
confidence: 99%
“…Additionally, for at-speed testing, the on-chip clock controller (OCC) has been extensively used in the industry to obtain accurate testing results with low-cost automated test equipment (ATE). At-speed testing [17] is a good method, but the test method of the full-speed test requires a built-in test circuit (design for testability), which requires more design pre-work.…”
Section: New Unbalanced Testing Schemementioning
confidence: 99%