2006 13th IEEE International Conference on Electronics, Circuits and Systems 2006
DOI: 10.1109/icecs.2006.379813
|View full text |Cite
|
Sign up to set email alerts
|

An Ultra Low Power Successive Approximation ADC with Selectable Resolution in 0.13 μm CMOS Technology

Abstract: A low power successive approximation analog-todigital converter is presented operating at 1.2 V supply. The circuit has been designed in a 0.13 gm standard CMOS technology. The power consumption while converting is 13gW, and in standby mode the power is reduced to 5.8gW. The resolution is programmable between 1 to 8 bits. It can work from 500Hz up to 50KHz clock frequencies.

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 6 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?