2024
DOI: 10.11591/ijeecs.v34.i3.pp1472-1481
|View full text |Cite
|
Sign up to set email alerts
|

Analysis of the parasitic capacitance effects on the layout of latch-based sense amplifiers for improving SRAM performance

Van-Khoa Pham,
Chi-Chia Sun

Abstract: Static random-access memory (SRAM) technology is utilized in designing cache memory to enhance the processing performance of computer systems. The sense amplifier (SA) circuit, a crucial component of memory design, significantly impacts data access time and power consumption. In comparison to conventional differential sense amplifiers (DSA) designs, latch-based sense amplifiers (LSA) used in memory-based computing platforms have specific requirements, including robust noise resistance in harsh working environm… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 26 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?