2010 IEEE International Symposium on Industrial Electronics 2010
DOI: 10.1109/isie.2010.5637828
|View full text |Cite
|
Sign up to set email alerts
|

Analysis of two FPGA design methodologies applied to an image processing system

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1

Citation Types

0
4
0

Year Published

2011
2011
2015
2015

Publication Types

Select...
5
1

Relationship

1
5

Authors

Journals

citations
Cited by 7 publications
(4 citation statements)
references
References 15 publications
0
4
0
Order By: Relevance
“…The memory demand of the histogram-based acceleration method is also high but is lower than that of the piecewise-linear approximation and subsampling approach. We choose an FPGA implementation for their image processing system because moving time critical functionalities, like the edge detection in an image, to hardware platforms makes it possible to keep delays in the control loop to a minimum [9]. [10] and [11] presents excellent experience of using FPGAs for motion control of robots based on real-time image processing.…”
Section: S Siddeswara Reddymentioning
confidence: 99%
“…The memory demand of the histogram-based acceleration method is also high but is lower than that of the piecewise-linear approximation and subsampling approach. We choose an FPGA implementation for their image processing system because moving time critical functionalities, like the edge detection in an image, to hardware platforms makes it possible to keep delays in the control loop to a minimum [9]. [10] and [11] presents excellent experience of using FPGAs for motion control of robots based on real-time image processing.…”
Section: S Siddeswara Reddymentioning
confidence: 99%
“…As this design methodology resembles to software development, it has been proven to lead to a similar degree of faults in the implementation [30]. However, modern design tools, like LabView FPGA [17], [31], DSP Builder [23] or System Generator [32], [33] are gaining momentum. It has been proven [32] that System Generator can lead to comparable results in terms of obtained speed as HDL description for complex designs.…”
Section: Simulink Modeling and Design Of An Efficientmentioning
confidence: 99%
“…However, modern design tools, like LabView FPGA [17], [31], DSP Builder [23] or System Generator [32], [33] are gaining momentum. It has been proven [32] that System Generator can lead to comparable results in terms of obtained speed as HDL description for complex designs. In [33], both the VHDL and the System Generator designs of an adaptive filter show similar performance in terms of speed and area.…”
Section: Simulink Modeling and Design Of An Efficientmentioning
confidence: 99%
“…This approach significantly reduces design time, at the expense of obtaining non-optimized circuits. In case the performance of the resulting system is not good enough according to its specifications and requirements, it would be necessary to optimize the VHDL code [13].…”
Section: Fpga-based Implementationmentioning
confidence: 99%