2017
DOI: 10.1109/tns.2017.2648978
|View full text |Cite
|
Sign up to set email alerts
|

Analyzing Reliability and Performance Trade-Offs of HLS-Based Designs in SRAM-Based FPGAs Under Soft Errors

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
8
0
1

Year Published

2018
2018
2021
2021

Publication Types

Select...
4
2
1

Relationship

0
7

Authors

Journals

citations
Cited by 19 publications
(9 citation statements)
references
References 12 publications
0
8
0
1
Order By: Relevance
“…Thanks to the evolution of HLS tools, the precise modeling of the underlying hardware has been facilitated, which provides an opportunity to perform such studies comprehensively with an accuracy close to the real hardware. This approach is also followed by some recent works to study the resilience of several other applications [8], [9], [10], [11].…”
Section: A Different Methodologies To Study Nn Resiliencementioning
confidence: 99%
See 1 more Smart Citation
“…Thanks to the evolution of HLS tools, the precise modeling of the underlying hardware has been facilitated, which provides an opportunity to perform such studies comprehensively with an accuracy close to the real hardware. This approach is also followed by some recent works to study the resilience of several other applications [8], [9], [10], [11].…”
Section: A Different Methodologies To Study Nn Resiliencementioning
confidence: 99%
“…This approach can lead to a decreased development time with an early evaluation of the final design, while conforming to final power, energy, performance, and resilience goals in comparison to the in-silicon ASIC/FPGA implementation. For instance, an HLS-based approach has been used in recent research to study the resilience of accelerators [8], [9], [10], [11]. In this paper, we also use an HLS-based approach to study accelerator resilience.…”
Section: Introductionmentioning
confidence: 99%
“…The applicability and reliability of the HLS are discussed in [33][34][35][36][37]. Tambara et al [33] analyzed the utilization and performance of HLS-based optimization techniques, e.g., pipelining, loop unrolling, array partitioning, and function inlining. These techniques are used in three different combinations on matrix multiplication (MM), advanced encryption standard (AES), and adaptive differential pulse code modulation (ADPCM).…”
Section: Related Workmentioning
confidence: 99%
“…An IP is a package of HDL coding that can be used directly in system-level register transfer logic (RTL) design. Thus far, HLS-related research has mainly focused on the performance estimation of pre-built algorithms [33][34][35]. In [36,37], the authors presented application based works, but none are related to the image processing application.…”
Section: Related Workmentioning
confidence: 99%
“…In the case of the sequential implementation, weights are stored in Block-RAMS. We assume that such data, as well as configuration bits, may be protected by means of specific techniques such as memory scrubbing [26], complementarily to the fault tolerance of the neural model, thus avoiding an accumulation of faults after several clock cycles. Therefore, we take into account only bit-flip faults that can occur during each clock cycle in the weights of the currently handled neuron, or in the counter of neurons, or in reg d , or in reg BM U , or in registers that store the coordinates (position) of the BMU.…”
Section: Som Fault Tolerance Assessmentmentioning
confidence: 99%