Proceedings of the 11th International Symposium on Highly Efficient Accelerators and Reconfigurable Technologies 2021
DOI: 10.1145/3468044.3468048
|View full text |Cite
|
Sign up to set email alerts
|

Automation of Domain-specific FPGA-IP Generation and Test

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
1
0

Year Published

2022
2022
2023
2023

Publication Types

Select...
3
1

Relationship

1
3

Authors

Journals

citations
Cited by 4 publications
(2 citation statements)
references
References 7 publications
0
1
0
Order By: Relevance
“…To address these issues, this paper extends the previous work [14] and proposes a novel eFPGA generation suite that can automatically explore the optimal FPGA-IP architecture parameters based on the target applications, and automatically generate the FPGA-IP HDL, shipping test circuit set, and IDE for the FPGA-IP user. The main contributions of this research are summarized as follows.…”
Section: Introductionmentioning
confidence: 99%
“…To address these issues, this paper extends the previous work [14] and proposes a novel eFPGA generation suite that can automatically explore the optimal FPGA-IP architecture parameters based on the target applications, and automatically generate the FPGA-IP HDL, shipping test circuit set, and IDE for the FPGA-IP user. The main contributions of this research are summarized as follows.…”
Section: Introductionmentioning
confidence: 99%
“…TSN-Builder: Enabling rapid customization of resource-efficient switches for time-sensitive networking [67] P4 to FPGA-A Fast Approach for Generating Efficient Network Processors [184] Generating VHDL Source Code from UML Models of Embedded System [201] Automation of Domain-specific FPGA-IP Generation and Test [202] DNNBuilder: an Automated Tool for Building High-Performance DNN Hardware Accelerators for FPGAs [203]…”
Section: Automatic Code Generationmentioning
confidence: 99%