2022 13th International Conference on Computing Communication and Networking Technologies (ICCCNT) 2022
DOI: 10.1109/icccnt54827.2022.9984269
|View full text |Cite
|
Sign up to set email alerts
|

Characterization for Sub-5nm Technology Nodes of Junctionless Gate-All-Around Nanowire FETs

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
6
0

Year Published

2023
2023
2024
2024

Publication Types

Select...
8
1

Relationship

0
9

Authors

Journals

citations
Cited by 30 publications
(6 citation statements)
references
References 30 publications
0
6
0
Order By: Relevance
“…The stronger potential confinement results in a drop in the V th as the NS W lowers. 20 Reduced NS W is also suitable for driving LP applications because it effectively reduces the SS and DIBL.…”
Section: Resultsmentioning
confidence: 99%
“…The stronger potential confinement results in a drop in the V th as the NS W lowers. 20 Reduced NS W is also suitable for driving LP applications because it effectively reduces the SS and DIBL.…”
Section: Resultsmentioning
confidence: 99%
“…24 As a result, for sub-5-nm nodes, the researchers came up with the solution of GAA FETs, in which the gate is present in all directions of the channel. 25,26 Nanosheet and Nanowire are renowned examples of GAA structures. As the gate surrounds the channel, the performance of the transistor increased substantially and made it possible to continue Moore's law further.…”
mentioning
confidence: 99%
“…9 Further, the downscaling of transistors leads to many advantages like enhanced performance, low power consumption, increased functionality, and reduction in cost. Also, by reducing the dimensions of the MOSFET, it can be operated at lower supply voltages, 10,11 For lower technology nodes, the gate oxide thickness (t ox ) also needs to be scaled on par with the remaining dimensional parameters. In the year of 2003, the t ox reached around 1.2 nm for the 90 nm technology node.…”
mentioning
confidence: 99%
“…For sub-22nm technology nodes, FinFETs have proven to be capable of meeting the power and performance needs. However, for scaling of FinFETs for sub-5-nm nodes, thinner and taller fins are required to meet the performance criteria, 11,26 Maintaining such fins may lead to fabrication difficulties and hinders the performance of the device. At this juncture, the GAA FETs became the ultimate solution to continue the scaling of the transistor for sub-5-nm nodes.…”
mentioning
confidence: 99%