2021
DOI: 10.48550/arxiv.2104.07891
|View full text |Cite
Preprint
|
Sign up to set email alerts
|

Circuit-aware Device Modeling of Energy-efficient Monolayer WS$_2$ Trench-FinFETs

Abstract: The continuous scaling of semiconductor technology has pushed the footprint of logic devices below 50 nm. Currently, logic standard cells with one single fin are being investigated to increase the integration density, although such options could severely limit the performance of individual devices. In this letter, we present a novel Trench (T-) FinFET device, composed of a monolayer twodimensional (2D) channel material. The device characteristics of a monolayer WS 2 -based T-FinFET are studied by combining the… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 9 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?