High Performance Clock Distribution Networks 1997
DOI: 10.1007/978-1-4684-8440-3_7
|View full text |Cite
|
Sign up to set email alerts
|

Circuit Placement, Chip Optimization, and Wire Routing for IBM IC Technology

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 6 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?