Computer Science &Amp; Information Technology (CS &Amp; IT) 2021
DOI: 10.5121/csit.2021.110809
|View full text |Cite
|
Sign up to set email alerts
|

Clock Gating Flip-Flop using Embedded XoR Circuitry

Abstract: Flip flops/Pulsed latches are one of the main contributors of dynamic power consumption. In this paper, a novel flip-flop (FF) using clock gating circuitry with embedded XOR, GEMFF, is proposed. Using post layout simulation with 45nm technology, GEMFF outperforms prior stateof-the-art flip-flop by 25.1% at 10% data switching activity in terms of power consumption.

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 8 publications
(10 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?