Vlsi-Soc: From Systems to Silicon
DOI: 10.1007/978-0-387-73661-7_15
|View full text |Cite
|
Sign up to set email alerts
|

Combined Test Data Selection and Scheduling for Test Quality Optimization under ATE Memory Depth Constraint

Abstract: Testing is used to ensure high quality chip production. High test quality implies the application of high quality test data; however, the technology development has lead to a need of an increasing test data volume to ensure high test quality. The problem is that the test data volume has to fit the limited memory of the ATE (Automatic Test Equipment). In this paper, we propose a test data truncation scheme that for a modular core-based SOC (Systemon-Chip) selects test data volume in such a way that the test qua… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 17 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?