2008 IEEE International Symposium on Circuits and Systems (ISCAS) 2008
DOI: 10.1109/iscas.2008.4542069
|View full text |Cite
|
Sign up to set email alerts
|

Compact ASIC Implementation of the ICEBERG Block Cipher with Concurrent Error Detection

Abstract: -ICEBERG is a block cipher that has been recently proposed for security applications requiring efficient FPGA implementations. In this paper, we investigate a compact ASIC implementation of ICEBERG and consider the novel application of concurrent error detection to protect the implementation from fault-based attacks. The compact architecture of ICEBERG requires about 5800 gates with a throughput of 552 Mbps in an ASIC implementation based on 0.18 µm CMOS technology. The addition of an effective multiple parity… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2008
2008
2022
2022

Publication Types

Select...
1
1
1

Relationship

1
2

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 13 publications
0
1
0
Order By: Relevance
“…Conditional differential cryptanalysis and related‐key attacks 48 . Cube testers have the strongest differentiating assault on Grain‐128's majority of keys 62 …”
Section: Attacks On Lightweight Ciphersmentioning
confidence: 99%
“…Conditional differential cryptanalysis and related‐key attacks 48 . Cube testers have the strongest differentiating assault on Grain‐128's majority of keys 62 …”
Section: Attacks On Lightweight Ciphersmentioning
confidence: 99%