2021
DOI: 10.48550/arxiv.2107.09178
|View full text |Cite
Preprint
|
Sign up to set email alerts
|

Compute RAMs: Adaptable Compute and Storage Blocks for DL-Optimized FPGAs

Abstract: The configurable building blocks of current FPGAs -Logic blocks (LBs), Digital Signal Processing (DSP) slices, and Block RAMs (BRAMs) -make them efficient hardware accelerators for the rapid-changing world of Deep Learning (DL). Communication between these blocks happens through an interconnect fabric consisting of switching elements spread throughout the FPGA. In this paper, a new block, Compute RAM, is proposed. Compute RAMs provide highly-parallel processing-inmemory (PIM) by combining computation and stora… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 18 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?