2001 IEEE International Integrated Reliability Workshop. Final Report (Cat. No.01TH8580)
DOI: 10.1109/irws.2001.993916
|View full text |Cite
|
Sign up to set email alerts
|

Contribution of gate induced drain leakage to overall leakage and yield loss in digital submicron VLSI circuits

Abstract: In this paper, the impact of gate induced drain leakage (GIDL) on overall leakage of submicron VLSI circuits is studied. GIDL constitutes a serious constraint, with regards to off-state current, in scaled down CMOS devices for DRAM and/or EEPROM applications. Our research shows that the GIDL current is also a serious problem in scaled CMOS digital VLSI circuits. We present the experimental and simulation data of GIDL current as a function of 0.35 -µm CMOS technology parameters and layout of CMOS standard cells… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 10 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?