2015
DOI: 10.1049/el.2015.1153
|View full text |Cite
|
Sign up to set email alerts
|

DEC‐cache: dynamically electing candidate cache for low power utilising hearing policy

Abstract: On-chip cache memory is one of the largest power consumers in modern microprocessors. A dynamic way prediction scheme utilising a hearing policy is proposed for a low-power level-one cache design that handles power limit issues. The high prediction accuracy of the dynamically electing candidate (DEC)-cache helps to prevent large miss penalties. Owing to the high prediction accuracy, the experimental results show that the DEC-cache structure improves the energydelay product by 26% compared with the existing buf… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 3 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?