DOI: 10.15368/theses.2016.164
|View full text |Cite
|
Sign up to set email alerts
|

Design, Analysis, and Simulation of a Jitter Reduction Circuit (JRC) System at 1GHz

Abstract: Design, Analysis and Simulation of a Jitter Reduction Circuit (JRC) System at 1GHz Run Bin YuThe clock signal is considered as the "heartbeat" of a digital system yet jitter which is a variation on the arrival time of the clock edge, could undermine the overall performance or even cause failures on the system. Deterministic jitter could be reduced during the designing process however random jitter during operation is somehow less-controllable and unavoidable. Being able to remove jitter on the clock would ther… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 12 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?