2024
DOI: 10.3390/jlpea14010003
|View full text |Cite
|
Sign up to set email alerts
|

Design and Assessment of Hybrid MTJ/CMOS Circuits for In-Memory-Computation

Prashanth Barla,
Hemalatha Shivarama,
Ganesan Deepa
et al.

Abstract: Hybrid magnetic tunnel junction/complementary metal oxide semiconductor (MTJ/CMOS) circuits based on in-memory-computation (IMC) architecture is considered as the next-generation candidate for the digital integrated circuits. However, the energy consumption during the MTJ write process is a matter of concern in these hybrid circuits. In this regard, we have developed a novel write circuit for the contemporary three-terminal perpendicular-MTJs that works on the voltage-gated spin orbit torque (VG+SOT) switching… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 56 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?