2020 21st International Conference on Electronic Packaging Technology (ICEPT) 2020
DOI: 10.1109/icept50128.2020.9202872
|View full text |Cite
|
Sign up to set email alerts
|

Design and Development of Encapsulation Process for CIS-TSV Wafer Level Package

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
2
0

Year Published

2022
2022
2022
2022

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
(2 citation statements)
references
References 5 publications
0
2
0
Order By: Relevance
“…The Si photonics wafers in this work were fabricated in a commercial Si photonics foundry followed by a via-last TSV process [18][19][20][21][22][23], C4 bumping [24], die attach and wafer dicing JSTQE-INV-PECATP2023-09417-2022.R1, accepted 10 Oct 2022.…”
Section: 5d Integrationmentioning
confidence: 99%
See 1 more Smart Citation
“…The Si photonics wafers in this work were fabricated in a commercial Si photonics foundry followed by a via-last TSV process [18][19][20][21][22][23], C4 bumping [24], die attach and wafer dicing JSTQE-INV-PECATP2023-09417-2022.R1, accepted 10 Oct 2022.…”
Section: 5d Integrationmentioning
confidence: 99%
“…The completed silicon photonics wafer is first thinned and the TSV's are formed using a "via-last" process. Next a Re-Distribution Layer (RDL) [22] and C4 bumps are fabricated on the bottom side of the wafer. The wafer is then ready for front side die attach.…”
Section: A Via-last Processmentioning
confidence: 99%