2013 IEEE 9th International Colloquium on Signal Processing and Its Applications 2013
DOI: 10.1109/cspa.2013.6530019
|View full text |Cite
|
Sign up to set email alerts
|

Design and implementation of hardware architecture for denoising using FPGA

Abstract: Noise removal in image processing is required in a variety of fields such as object tracking, stereo vision and medical image reconstruction. To obtain accurate results, various video pre-processing is required. We propose a hardware architecture using FPGA to improve the processing speed with the Total Variation algorithm for noise removing images. In the proposed system, we can process images with a resolution of 640ⅹ 480. We remove noise from the input noisy image, after 10 cycles of operations. In the firs… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 11 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?