2012 International Electron Devices Meeting 2012
DOI: 10.1109/iedm.2012.6479015
|View full text |Cite
|
Sign up to set email alerts
|

Design innovations to optimize the 3D stackable vertical gate (VG) NAND flash

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1
1

Citation Types

0
16
0

Year Published

2012
2012
2016
2016

Publication Types

Select...
3
2

Relationship

2
3

Authors

Journals

citations
Cited by 11 publications
(16 citation statements)
references
References 3 publications
0
16
0
Order By: Relevance
“…4.31 Schematic diagram of 3DVG NAND using island-gate SSL decoding method Chang et al 2012) 4.5.3 Split-Page 3DVG Design (Chen et al 2012a;Hung et al 2012;Hsieh et al 2013) In (B), the overlay concern of island-gate SSL device with BL limits the BL pitch scaling. A split-page 3DVG (Chen et al 2012a;Hung et al 2012;Hsieh et al 2013) is proposed to relax the process issue, as shown in Fig. 4.33.…”
Section: Vg Nandmentioning
confidence: 98%
“…4.31 Schematic diagram of 3DVG NAND using island-gate SSL decoding method Chang et al 2012) 4.5.3 Split-Page 3DVG Design (Chen et al 2012a;Hung et al 2012;Hsieh et al 2013) In (B), the overlay concern of island-gate SSL device with BL limits the BL pitch scaling. A split-page 3DVG (Chen et al 2012a;Hung et al 2012;Hsieh et al 2013) is proposed to relax the process issue, as shown in Fig. 4.33.…”
Section: Vg Nandmentioning
confidence: 98%
“…For example, holes injection during erasing may lower the V TH of the select transistor. If V TH is lowered, then it 14 Simplified 2 layer split page VG NAND [28] is not possible to properly isolate the strings during self-boosting (programming), thus causing failures. To avoid the malfunction, it is necessary to properly bias the select transistor for deselection, by using slightly negative voltages.…”
Section: Key Architectural Considerations For Vg-type 3d Nandmentioning
confidence: 99%
“…Figure 7.18 shows a detailed timing diagram of the read phase with forward voltage sensing. To avoid "local self-boosting" at the cells between SSL and selected WL, that may lead to hot-carrier induced read disturb, a proper discharge of the channel is done by pulsing SSL during wordlines turn on [28]. The selected wordline is biased slightly negative during the read phase.…”
Section: Read Operationmentioning
confidence: 99%
See 2 more Smart Citations