2020
DOI: 10.1108/cw-12-2018-0104
|View full text |Cite
|
Sign up to set email alerts
|

Design of a power-efficient Kogge–Stone adder by exploring new OR gate in 45nm CMOS process

Abstract: Purpose The purpose of this work is to reduce the power consumption of KSA and to improve the PDP for data path applications. In digital Very Large – Scale Integration systems, the addition of two numbers is one of the essential functions. This arithmetic function is used in the modern digital signal processors and microprocessors. The operating speed of these processors depends on the computation of the arithmetic function. The speed computation block for most of the datapath elements was adders. In this pape… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2022
2022
2024
2024

Publication Types

Select...
2
2
1

Relationship

0
5

Authors

Journals

citations
Cited by 8 publications
(1 citation statement)
references
References 18 publications
0
1
0
Order By: Relevance
“…The delay and energy consumption are two important factors for optimization [13]. Firstly, this paper analyzes the critical path of the design.…”
Section: Critical Path Gate Sizing Approachmentioning
confidence: 99%
“…The delay and energy consumption are two important factors for optimization [13]. Firstly, this paper analyzes the critical path of the design.…”
Section: Critical Path Gate Sizing Approachmentioning
confidence: 99%