2012
DOI: 10.1016/j.microrel.2012.06.092
|View full text |Cite
|
Sign up to set email alerts
|

Design of CMOS logic gates with enhanced robustness against aging degradation

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
2

Citation Types

1
7
0

Year Published

2013
2013
2019
2019

Publication Types

Select...
5

Relationship

1
4

Authors

Journals

citations
Cited by 16 publications
(8 citation statements)
references
References 15 publications
1
7
0
Order By: Relevance
“…Long term models explore the stress condition probabilities to compute the V th degradation [12]. For specific technology node and a given set of environmental conditions, the DV th _ BTI can be expressed by the following equation, as a function of the transistor stress probability (TSP) [10]:…”
Section: Bti and Hci Aging Effectsmentioning
confidence: 99%
See 4 more Smart Citations
“…Long term models explore the stress condition probabilities to compute the V th degradation [12]. For specific technology node and a given set of environmental conditions, the DV th _ BTI can be expressed by the following equation, as a function of the transistor stress probability (TSP) [10]:…”
Section: Bti and Hci Aging Effectsmentioning
confidence: 99%
“…The severity of HCI is related exponentially to the transistor drain-to-source voltage (V ds ) [4]. For a specific technology node and for a given set of environmental conditions, DV th_HCI can be expressed by the following equation, as a function of the transistor switching HCI degradation probability (TSwP) [10]:…”
Section: Bti and Hci Aging Effectsmentioning
confidence: 99%
See 3 more Smart Citations