2023
DOI: 10.1007/978-981-99-0973-5_37
|View full text |Cite
|
Sign up to set email alerts
|

Design of Low Power High Speed 2nd Order Discrete Time Sigma-Delta Modulator Using Charge Shared Double Tail Dynamic Comparator

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 14 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?