2019
DOI: 10.1016/j.micpro.2019.01.010
|View full text |Cite
|
Sign up to set email alerts
|

Design space exploration of heterogeneous MPSoCs with variable number of hardware accelerators

Abstract: This work proposes three different methods to automatically characterize heterogeneous MPSoCs com-posed of a variable number of masters (in the form of processors) and hardware accelerators (HWaccs). These hardware accelerators are given as Behavioral IPs (BIPs) mapped as loosely coupled accelerators on a shared bus system ( i.e. AHB, AXI). BIPs have a distinct advantage over traditional RT-level based IPs given VHDL or Verilog: The ability to generate micro-architectures with different area vs. perfor-mance t… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1

Citation Types

0
3
0

Year Published

2020
2020
2024
2024

Publication Types

Select...
4

Relationship

0
4

Authors

Journals

citations
Cited by 4 publications
(3 citation statements)
references
References 37 publications
0
3
0
Order By: Relevance
“…Xu et al [123] propose a methodology for performing DSE using MPSoC devices. This work presents three methods to automatically carry out the exploration: two based on simulation (cycle-accurate and fast cycle-accurate) and one based on hardware acceleration.…”
Section: ) Methodologiesmentioning
confidence: 99%
See 1 more Smart Citation
“…Xu et al [123] propose a methodology for performing DSE using MPSoC devices. This work presents three methods to automatically carry out the exploration: two based on simulation (cycle-accurate and fast cycle-accurate) and one based on hardware acceleration.…”
Section: ) Methodologiesmentioning
confidence: 99%
“…FIGURE 11. MPSoC DSE, based on [123]. Different IP cores coexist in the MPSoC: some developed with HLS tools (IP1 and IP2) and others using RTL description.…”
Section: Figure 10mentioning
confidence: 99%
“…Many works provide tools that make it simple for system designers to compare several software and hardware options for executing the same algorithm [9] [17]. In [29], the authors take into consideration several HWAccs in an FPGA and their testbeds as input of the exploration algorithm. The result is a collection of dominant systems that trade off area and performance.…”
Section: Related Workmentioning
confidence: 99%