2023
DOI: 10.4236/cs.2023.146003
|View full text |Cite
|
Sign up to set email alerts
|

Dual-Delay-Path Ring Oscillator with Self-Biased Delay Cells for Clock Generation

Agord de Matos Pinto Jr,
Raphael Ronald Noal Souza,
Mateus Biancarde Castro
et al.

Abstract: This work summarizes the structure and operating features of a high-performance 3-stage dual-delay-path (DDP) voltage-controlled ring oscillator (VCRO) with self-biased delay cells for Phase-Locked Loop (PLL) structurebased clock generation and digital system driving. For a voltage supply

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2024
2024
2024
2024

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 20 publications
0
0
0
Order By: Relevance