2018
DOI: 10.1587/elex.15.20180540
|View full text |Cite
|
Sign up to set email alerts
|

Effectiveness of the layout approach in mitigating single event transients in 65-nm bulk CMOS process

Abstract: The effectiveness of the compact well contact ring layout geometry in mitigating the single event transients (SETs) in 65-nm bulk CMOS process is studied by technology computer-aided design (TCAD)+SPICE mixed-mode simulations. The SET pulse width is found to be decreased by >8% with this layout approach in normal ion strikes compared with conventional layout design. By well potential control and pulse quenching, the SET pulse is narrowed by >80% when the ion incident angle exceeds 45 • , suggesting even better… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2022
2022
2024
2024

Publication Types

Select...
1
1

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 11 publications
0
0
0
Order By: Relevance